Contents filter
File | Package | Branch | Repository | Architecture |
---|---|---|---|---|
/usr/lib/python3.12/site-packages/pythondata_cpu_cva5/system_verilog/core/lutrams/lutram_1w_1r.sv | py3-litex-hub-pythondata-cpu-cva5 | edge | testing | s390x |
/usr/lib/python3.12/site-packages/pythondata_cpu_cva5/system_verilog/core/lutrams/lutram_1w_mr.sv | py3-litex-hub-pythondata-cpu-cva5 | edge | testing | s390x |
/usr/lib/python3.12/site-packages/pythondata_cpu_cva5/system_verilog/core/mmu.sv | py3-litex-hub-pythondata-cpu-cva5 | edge | testing | s390x |
/usr/lib/python3.12/site-packages/pythondata_cpu_cva5/system_verilog/core/mul_unit.sv | py3-litex-hub-pythondata-cpu-cva5 | edge | testing | s390x |
/usr/lib/python3.12/site-packages/pythondata_cpu_cva5/system_verilog/core/one_hot_occupancy.sv | py3-litex-hub-pythondata-cpu-cva5 | edge | testing | s390x |
/usr/lib/python3.12/site-packages/pythondata_cpu_cva5/system_verilog/core/one_hot_to_integer.sv | py3-litex-hub-pythondata-cpu-cva5 | edge | testing | s390x |
/usr/lib/python3.12/site-packages/pythondata_cpu_cva5/system_verilog/core/placer_randomizer.sv | py3-litex-hub-pythondata-cpu-cva5 | edge | testing | s390x |
/usr/lib/python3.12/site-packages/pythondata_cpu_cva5/system_verilog/core/priority_encoder.sv | py3-litex-hub-pythondata-cpu-cva5 | edge | testing | s390x |
/usr/lib/python3.12/site-packages/pythondata_cpu_cva5/system_verilog/core/ras.sv | py3-litex-hub-pythondata-cpu-cva5 | edge | testing | s390x |
/usr/lib/python3.12/site-packages/pythondata_cpu_cva5/system_verilog/core/reg_inuse.sv | py3-litex-hub-pythondata-cpu-cva5 | edge | testing | s390x |
/usr/lib/python3.12/site-packages/pythondata_cpu_cva5/system_verilog/core/register_bank.sv | py3-litex-hub-pythondata-cpu-cva5 | edge | testing | s390x |
/usr/lib/python3.12/site-packages/pythondata_cpu_cva5/system_verilog/core/register_file.sv | py3-litex-hub-pythondata-cpu-cva5 | edge | testing | s390x |
/usr/lib/python3.12/site-packages/pythondata_cpu_cva5/system_verilog/core/register_free_list.sv | py3-litex-hub-pythondata-cpu-cva5 | edge | testing | s390x |
/usr/lib/python3.12/site-packages/pythondata_cpu_cva5/system_verilog/core/renamer.sv | py3-litex-hub-pythondata-cpu-cva5 | edge | testing | s390x |
/usr/lib/python3.12/site-packages/pythondata_cpu_cva5/system_verilog/core/riscv_types.sv | py3-litex-hub-pythondata-cpu-cva5 | edge | testing | s390x |
/usr/lib/python3.12/site-packages/pythondata_cpu_cva5/system_verilog/core/set_clr_reg_with_rst.sv | py3-litex-hub-pythondata-cpu-cva5 | edge | testing | s390x |
/usr/lib/python3.12/site-packages/pythondata_cpu_cva5/system_verilog/core/shift_counter.sv | py3-litex-hub-pythondata-cpu-cva5 | edge | testing | s390x |
/usr/lib/python3.12/site-packages/pythondata_cpu_cva5/system_verilog/core/store_queue.sv | py3-litex-hub-pythondata-cpu-cva5 | edge | testing | s390x |
/usr/lib/python3.12/site-packages/pythondata_cpu_cva5/system_verilog/core/tag_bank.sv | py3-litex-hub-pythondata-cpu-cva5 | edge | testing | s390x |
/usr/lib/python3.12/site-packages/pythondata_cpu_cva5/system_verilog/core/tlb_lut_ram.sv | py3-litex-hub-pythondata-cpu-cva5 | edge | testing | s390x |
/usr/lib/python3.12/site-packages/pythondata_cpu_cva5/system_verilog/core/toggle_memory.sv | py3-litex-hub-pythondata-cpu-cva5 | edge | testing | s390x |
/usr/lib/python3.12/site-packages/pythondata_cpu_cva5/system_verilog/core/toggle_memory_set.sv | py3-litex-hub-pythondata-cpu-cva5 | edge | testing | s390x |
/usr/lib/python3.12/site-packages/pythondata_cpu_cva5/system_verilog/core/wishbone_master.sv | py3-litex-hub-pythondata-cpu-cva5 | edge | testing | s390x |
/usr/lib/python3.12/site-packages/pythondata_cpu_cva5/system_verilog/core/writeback.sv | py3-litex-hub-pythondata-cpu-cva5 | edge | testing | s390x |
/usr/lib/python3.12/site-packages/pythondata_cpu_cva5/system_verilog/core/xilinx/cva5_wrapper_xilinx.sv | py3-litex-hub-pythondata-cpu-cva5 | edge | testing | s390x |
/usr/lib/python3.12/site-packages/pythondata_cpu_cva5/system_verilog/core/xilinx/xilinx_byte_enable_ram.sv | py3-litex-hub-pythondata-cpu-cva5 | edge | testing | s390x |
/usr/lib/python3.12/site-packages/pythondata_cpu_cva5/system_verilog/debug_module/.gitkeep | py3-litex-hub-pythondata-cpu-cva5 | edge | testing | s390x |
/usr/lib/python3.12/site-packages/pythondata_cpu_cva5/system_verilog/debug_module/debug_cfg_types.sv | py3-litex-hub-pythondata-cpu-cva5 | edge | testing | s390x |
/usr/lib/python3.12/site-packages/pythondata_cpu_cva5/system_verilog/debug_module/debug_interfaces.sv | py3-litex-hub-pythondata-cpu-cva5 | edge | testing | s390x |
/usr/lib/python3.12/site-packages/pythondata_cpu_cva5/system_verilog/debug_module/debug_module.sv | py3-litex-hub-pythondata-cpu-cva5 | edge | testing | s390x |
/usr/lib/python3.12/site-packages/pythondata_cpu_cva5/system_verilog/debug_module/jtag_module.sv | py3-litex-hub-pythondata-cpu-cva5 | edge | testing | s390x |
/usr/lib/python3.12/site-packages/pythondata_cpu_cva5/system_verilog/debug_module/jtag_register.sv | py3-litex-hub-pythondata-cpu-cva5 | edge | testing | s390x |
/usr/lib/python3.12/site-packages/pythondata_cpu_cva5/system_verilog/debug_module/jtag_registers.sv | py3-litex-hub-pythondata-cpu-cva5 | edge | testing | s390x |
/usr/lib/python3.12/site-packages/pythondata_cpu_cva5/system_verilog/examples/litex/l1_to_wishbone.sv | py3-litex-hub-pythondata-cpu-cva5 | edge | testing | s390x |
/usr/lib/python3.12/site-packages/pythondata_cpu_cva5/system_verilog/examples/litex/litex_wrapper.sv | py3-litex-hub-pythondata-cpu-cva5 | edge | testing | s390x |
/usr/lib/python3.12/site-packages/pythondata_cpu_cva5/system_verilog/examples/zedboard/README.md | py3-litex-hub-pythondata-cpu-cva5 | edge | testing | s390x |
/usr/lib/python3.12/site-packages/pythondata_cpu_cva5/system_verilog/examples/zedboard/arm.tcl | py3-litex-hub-pythondata-cpu-cva5 | edge | testing | s390x |
/usr/lib/python3.12/site-packages/pythondata_cpu_cva5/system_verilog/examples/zedboard/cva5.png | py3-litex-hub-pythondata-cpu-cva5 | edge | testing | s390x |
/usr/lib/python3.12/site-packages/pythondata_cpu_cva5/system_verilog/examples/zedboard/cva5_small.png | py3-litex-hub-pythondata-cpu-cva5 | edge | testing | s390x |
/usr/lib/python3.12/site-packages/pythondata_cpu_cva5/system_verilog/examples/zedboard/cva5_wrapper.sv | py3-litex-hub-pythondata-cpu-cva5 | edge | testing | s390x |
/usr/lib/python3.12/site-packages/pythondata_cpu_cva5/system_verilog/examples/zedboard/dhrystone.riscv.hw_init | py3-litex-hub-pythondata-cpu-cva5 | edge | testing | s390x |
/usr/lib/python3.12/site-packages/pythondata_cpu_cva5/system_verilog/examples/zedboard/dhrystone.riscv.sim_init | py3-litex-hub-pythondata-cpu-cva5 | edge | testing | s390x |
/usr/lib/python3.12/site-packages/pythondata_cpu_cva5/system_verilog/examples/zedboard/scripts/cva5-ip-core-base.tcl | py3-litex-hub-pythondata-cpu-cva5 | edge | testing | s390x |
/usr/lib/python3.12/site-packages/pythondata_cpu_cva5/system_verilog/examples/zedboard/scripts/design_1_wrapper.v | py3-litex-hub-pythondata-cpu-cva5 | edge | testing | s390x |
/usr/lib/python3.12/site-packages/pythondata_cpu_cva5/system_verilog/examples/zedboard/scripts/zedboard_master_XDC_RevC_D_v3.xdc | py3-litex-hub-pythondata-cpu-cva5 | edge | testing | s390x |
/usr/lib/python3.12/site-packages/pythondata_cpu_cva5/system_verilog/examples/zedboard/simulator_output_example.png | py3-litex-hub-pythondata-cpu-cva5 | edge | testing | s390x |
/usr/lib/python3.12/site-packages/pythondata_cpu_cva5/system_verilog/examples/zedboard/system.png | py3-litex-hub-pythondata-cpu-cva5 | edge | testing | s390x |
/usr/lib/python3.12/site-packages/pythondata_cpu_cva5/system_verilog/examples/zedboard/system_periperhals.tcl | py3-litex-hub-pythondata-cpu-cva5 | edge | testing | s390x |
/usr/lib/python3.12/site-packages/pythondata_cpu_cva5/system_verilog/examples/zedboard/xilinx_wiring_sample.png | py3-litex-hub-pythondata-cpu-cva5 | edge | testing | s390x |
/usr/lib/python3.12/site-packages/pythondata_cpu_cva5/system_verilog/examples/zedboard/zedboard.xdc | py3-litex-hub-pythondata-cpu-cva5 | edge | testing | s390x |