Contents filter
File | Package | Branch | Repository | Architecture |
---|---|---|---|---|
/usr/lib/python3.12/site-packages/pythondata_cpu_cva6/system_verilog/core/cvxif_example/cvxif_example_coprocessor.sv | py3-litex-hub-pythondata-cpu-cva6 | edge | testing | aarch64 |
/usr/lib/python3.12/site-packages/pythondata_cpu_cva6/system_verilog/core/cvxif_example/include/cvxif_instr_pkg.sv | py3-litex-hub-pythondata-cpu-cva6 | edge | testing | aarch64 |
/usr/lib/python3.12/site-packages/pythondata_cpu_cva6/system_verilog/core/cvxif_example/instr_decoder.sv | py3-litex-hub-pythondata-cpu-cva6 | edge | testing | aarch64 |
/usr/lib/python3.12/site-packages/pythondata_cpu_cva6/system_verilog/core/cvxif_fu.sv | py3-litex-hub-pythondata-cpu-cva6 | edge | testing | aarch64 |
/usr/lib/python3.12/site-packages/pythondata_cpu_cva6/system_verilog/core/decoder.sv | py3-litex-hub-pythondata-cpu-cva6 | edge | testing | aarch64 |
/usr/lib/python3.12/site-packages/pythondata_cpu_cva6/system_verilog/core/dromajo_ram.sv | py3-litex-hub-pythondata-cpu-cva6 | edge | testing | aarch64 |
/usr/lib/python3.12/site-packages/pythondata_cpu_cva6/system_verilog/core/ex_stage.sv | py3-litex-hub-pythondata-cpu-cva6 | edge | testing | aarch64 |
/usr/lib/python3.12/site-packages/pythondata_cpu_cva6/system_verilog/core/example_tb/verilator_results/Vcva6_core_only_tb | py3-litex-hub-pythondata-cpu-cva6 | edge | testing | aarch64 |
/usr/lib/python3.12/site-packages/pythondata_cpu_cva6/system_verilog/core/fpu_wrap.sv | py3-litex-hub-pythondata-cpu-cva6 | edge | testing | aarch64 |
/usr/lib/python3.12/site-packages/pythondata_cpu_cva6/system_verilog/core/frontend/bht.sv | py3-litex-hub-pythondata-cpu-cva6 | edge | testing | aarch64 |
/usr/lib/python3.12/site-packages/pythondata_cpu_cva6/system_verilog/core/frontend/btb.sv | py3-litex-hub-pythondata-cpu-cva6 | edge | testing | aarch64 |
/usr/lib/python3.12/site-packages/pythondata_cpu_cva6/system_verilog/core/frontend/frontend.sv | py3-litex-hub-pythondata-cpu-cva6 | edge | testing | aarch64 |
/usr/lib/python3.12/site-packages/pythondata_cpu_cva6/system_verilog/core/frontend/instr_queue.sv | py3-litex-hub-pythondata-cpu-cva6 | edge | testing | aarch64 |
/usr/lib/python3.12/site-packages/pythondata_cpu_cva6/system_verilog/core/frontend/instr_scan.sv | py3-litex-hub-pythondata-cpu-cva6 | edge | testing | aarch64 |
/usr/lib/python3.12/site-packages/pythondata_cpu_cva6/system_verilog/core/frontend/ras.sv | py3-litex-hub-pythondata-cpu-cva6 | edge | testing | aarch64 |
/usr/lib/python3.12/site-packages/pythondata_cpu_cva6/system_verilog/core/id_stage.sv | py3-litex-hub-pythondata-cpu-cva6 | edge | testing | aarch64 |
/usr/lib/python3.12/site-packages/pythondata_cpu_cva6/system_verilog/core/include/ariane_axi_pkg.sv | py3-litex-hub-pythondata-cpu-cva6 | edge | testing | aarch64 |
/usr/lib/python3.12/site-packages/pythondata_cpu_cva6/system_verilog/core/include/ariane_pkg.sv | py3-litex-hub-pythondata-cpu-cva6 | edge | testing | aarch64 |
/usr/lib/python3.12/site-packages/pythondata_cpu_cva6/system_verilog/core/include/ariane_rvfi_pkg.sv | py3-litex-hub-pythondata-cpu-cva6 | edge | testing | aarch64 |
/usr/lib/python3.12/site-packages/pythondata_cpu_cva6/system_verilog/core/include/axi_intf.sv | py3-litex-hub-pythondata-cpu-cva6 | edge | testing | aarch64 |
/usr/lib/python3.12/site-packages/pythondata_cpu_cva6/system_verilog/core/include/cv32a60x_config_pkg.sv | py3-litex-hub-pythondata-cpu-cva6 | edge | testing | aarch64 |
/usr/lib/python3.12/site-packages/pythondata_cpu_cva6/system_verilog/core/include/cv32a6_imac_sv0_config_pkg.sv | py3-litex-hub-pythondata-cpu-cva6 | edge | testing | aarch64 |
/usr/lib/python3.12/site-packages/pythondata_cpu_cva6/system_verilog/core/include/cv32a6_imac_sv32_config_pkg.sv | py3-litex-hub-pythondata-cpu-cva6 | edge | testing | aarch64 |
/usr/lib/python3.12/site-packages/pythondata_cpu_cva6/system_verilog/core/include/cv32a6_imafc_sv32_config_pkg.sv | py3-litex-hub-pythondata-cpu-cva6 | edge | testing | aarch64 |
/usr/lib/python3.12/site-packages/pythondata_cpu_cva6/system_verilog/core/include/cv64a6_imafdc_sv39_config_pkg.sv | py3-litex-hub-pythondata-cpu-cva6 | edge | testing | aarch64 |
/usr/lib/python3.12/site-packages/pythondata_cpu_cva6/system_verilog/core/include/cv64a6_imafdc_sv39_openpiton_config_pkg.sv | py3-litex-hub-pythondata-cpu-cva6 | edge | testing | aarch64 |
/usr/lib/python3.12/site-packages/pythondata_cpu_cva6/system_verilog/core/include/cvxif_pkg.sv | py3-litex-hub-pythondata-cpu-cva6 | edge | testing | aarch64 |
/usr/lib/python3.12/site-packages/pythondata_cpu_cva6/system_verilog/core/include/instr_tracer_pkg.sv | py3-litex-hub-pythondata-cpu-cva6 | edge | testing | aarch64 |
/usr/lib/python3.12/site-packages/pythondata_cpu_cva6/system_verilog/core/include/riscv_pkg.sv | py3-litex-hub-pythondata-cpu-cva6 | edge | testing | aarch64 |
/usr/lib/python3.12/site-packages/pythondata_cpu_cva6/system_verilog/core/include/std_cache_pkg.sv | py3-litex-hub-pythondata-cpu-cva6 | edge | testing | aarch64 |
/usr/lib/python3.12/site-packages/pythondata_cpu_cva6/system_verilog/core/include/wt_cache_pkg.sv | py3-litex-hub-pythondata-cpu-cva6 | edge | testing | aarch64 |
/usr/lib/python3.12/site-packages/pythondata_cpu_cva6/system_verilog/core/instr_realign.sv | py3-litex-hub-pythondata-cpu-cva6 | edge | testing | aarch64 |
/usr/lib/python3.12/site-packages/pythondata_cpu_cva6/system_verilog/core/issue_read_operands.sv | py3-litex-hub-pythondata-cpu-cva6 | edge | testing | aarch64 |
/usr/lib/python3.12/site-packages/pythondata_cpu_cva6/system_verilog/core/issue_stage.sv | py3-litex-hub-pythondata-cpu-cva6 | edge | testing | aarch64 |
/usr/lib/python3.12/site-packages/pythondata_cpu_cva6/system_verilog/core/load_store_unit.sv | py3-litex-hub-pythondata-cpu-cva6 | edge | testing | aarch64 |
/usr/lib/python3.12/site-packages/pythondata_cpu_cva6/system_verilog/core/load_unit.sv | py3-litex-hub-pythondata-cpu-cva6 | edge | testing | aarch64 |
/usr/lib/python3.12/site-packages/pythondata_cpu_cva6/system_verilog/core/lsu_bypass.sv | py3-litex-hub-pythondata-cpu-cva6 | edge | testing | aarch64 |
/usr/lib/python3.12/site-packages/pythondata_cpu_cva6/system_verilog/core/mmu_sv32/cva6_mmu_sv32.sv | py3-litex-hub-pythondata-cpu-cva6 | edge | testing | aarch64 |
/usr/lib/python3.12/site-packages/pythondata_cpu_cva6/system_verilog/core/mmu_sv32/cva6_ptw_sv32.sv | py3-litex-hub-pythondata-cpu-cva6 | edge | testing | aarch64 |
/usr/lib/python3.12/site-packages/pythondata_cpu_cva6/system_verilog/core/mmu_sv32/cva6_tlb_sv32.sv | py3-litex-hub-pythondata-cpu-cva6 | edge | testing | aarch64 |
/usr/lib/python3.12/site-packages/pythondata_cpu_cva6/system_verilog/core/mmu_sv39/mmu.sv | py3-litex-hub-pythondata-cpu-cva6 | edge | testing | aarch64 |
/usr/lib/python3.12/site-packages/pythondata_cpu_cva6/system_verilog/core/mmu_sv39/ptw.sv | py3-litex-hub-pythondata-cpu-cva6 | edge | testing | aarch64 |
/usr/lib/python3.12/site-packages/pythondata_cpu_cva6/system_verilog/core/mmu_sv39/tlb.sv | py3-litex-hub-pythondata-cpu-cva6 | edge | testing | aarch64 |
/usr/lib/python3.12/site-packages/pythondata_cpu_cva6/system_verilog/core/mult.sv | py3-litex-hub-pythondata-cpu-cva6 | edge | testing | aarch64 |
/usr/lib/python3.12/site-packages/pythondata_cpu_cva6/system_verilog/core/multiplier.sv | py3-litex-hub-pythondata-cpu-cva6 | edge | testing | aarch64 |
/usr/lib/python3.12/site-packages/pythondata_cpu_cva6/system_verilog/core/perf_counters.sv | py3-litex-hub-pythondata-cpu-cva6 | edge | testing | aarch64 |
/usr/lib/python3.12/site-packages/pythondata_cpu_cva6/system_verilog/core/pmp/.gitignore | py3-litex-hub-pythondata-cpu-cva6 | edge | testing | aarch64 |
/usr/lib/python3.12/site-packages/pythondata_cpu_cva6/system_verilog/core/pmp/Bender.yml | py3-litex-hub-pythondata-cpu-cva6 | edge | testing | aarch64 |
/usr/lib/python3.12/site-packages/pythondata_cpu_cva6/system_verilog/core/pmp/Makefile | py3-litex-hub-pythondata-cpu-cva6 | edge | testing | aarch64 |
/usr/lib/python3.12/site-packages/pythondata_cpu_cva6/system_verilog/core/pmp/README.md | py3-litex-hub-pythondata-cpu-cva6 | edge | testing | aarch64 |